



»GREEN ICT @ FMD« - COMPETENCE CENTER FOR ECOLOGICALLY SUSTAINABLE ICT

# GaN Power ICs – Components for More Sustainable ICT Power Systems

#### A Whitepaper by "HUB 1 -Sensor-Edge-Cloud"

Michael Basler (Fraunhofer IAF), Richard Reiner (Fraunhofer IAF), Stefan Mönch (Fraunhofer IAF) Michael Mikulla (Fraunhofer IAF), Rüdiger Quay (Fraunhofer IAF)



The work presented is part of the »Green ICT @ FMD« project, your competence center for ecologically sustainable information and communication technology. The project is established by the Research Fab Microelectronics Germany and funded by the German Federal Ministry of Research, Technology and Space.

#### Kompetenzzentrum »Green ICT @ FMD«

c/o Forschungsfabrik Mikroelektronik Deutschland FMD Anna-Louisa-Karsch-Str. 2 10178 Berlin, Germany

Main contact Michael Basler michael.basler@iaf.fraunhofer.de

www.greenict.de www.forschungsfabrik-mikroelektronik.de

Date of publication 10.06.2025

© Fraunhofer-Verbund Mikroelektronik

## 1. Summary

Many low-voltage power electronic applications are transitioning to gallium nitride (GaN)-based devices, which can increase the system's energy efficiency and power density. Within the Green ICT @ FMD project, scientists at Fraunhofer IAF investigate how gallium nitride can be used for more sustainable and resource-efficient ICT power supply systems.

## 2. Introduction

By 2025, the predicted amount of digital data worldwide will be 175 zettabytes (10<sup>21</sup>) or 175,000,000,000 terabytes [1]. An unimaginable amount of data is growing year by year due to the advent of 5G, the growth of artificial intelligence (AI) and machine learning (ML), and that needs to be processed by information and communication (ICT) systems. As a result, increasingly powerful processors are being used, such as GPUs instead of CPUs for training AI models, which are more energy-hungry and are expected to reach a consumption per processor of 2 kW in 2030 [2]. Consequently, according to forecasts, data centers could account for up to 7% of global electricity consumption in 2030 [2]. Figure 1 shows a block diagram of power distribution or power supply system for a data center [3, 4]. As global data generation accelerates and power grid constraints tighten, the urgency for energy-efficient solutions grows — not only to reduce the environmental footprint, but also to safeguard supply reliability, particularly in data center hubs.



Figure 1: Block diagram of a power supply system for a data center.

But this boom in ICT systems also poses major challenges for the power supply. Why is the focus on lowvoltage power conversion? There are two main reasons: First, power conversion at the lowest voltage directly touches the ICT system. This connection requires high performance of the power electronics, especially in terms of size, power density and transient response. Second, the highest conversion losses occur at low voltage – the lower the voltage, the higher the losses [3]. As illustrated in Figure 1, system losses are predominantly concentrated in the low-voltage stages — such as the bus converter and point-ofload (PoL) converter — where efficiency improvements have the greater impact. In contrast, high-voltage and high-power stages already operate at relatively high efficiencies, leaving less opportunity for energy savings. While innovations in these high-power areas may enhance power density or reduce cost, the overall energy benefit is limited. In comparison, advancements at the low-voltage end can significantly improve efficiency, cost, and power density. Moreover, gains in low-voltage efficiency cascade upstream, lowering the demands on earlier power conversion stages and thereby reducing their associated losses and costs [3].

The key components in the converters are the power semiconductors. Previously, standard semiconductor material for power devices in the low-voltage power supply of ICT systems is silicon (Si), which is increasingly being replaced by gallium nitride (GaN). GaN is a by-product of aluminum production and is processed on wafers in machines based on the established silicon technology but with fewer process steps and thus reduced energy consumption. At the same time, GaN devices can be realized on a smaller area than Si, resulting in a higher yield of chips for the same wafer size. As an example, the GaN device manufacturer Efficient Power Conversion EPC launched a GaN power transistor of the 40 V-class this year that is 1/3 the size and has half the on-resistance of the best Si MOSFET. In other words, it has an area-specific on-resistance  $R_{ON} \times A$  of 3.6 m $\Omega \times$ mm<sup>2</sup> compared to 9.6 m $\Omega \times$ mm<sup>2</sup>, which is one of the most important figure-of-merits (FOM) for power semiconductors. At the same time, 15 V GaN transistors (also known as high-electron mobility transistor HEMT) with  $R_{ON} \times A$  of 2 m $\Omega \times$ mm<sup>2</sup> are to be released, which are relevant for

PoLs [5]. In terms of  $R_{ON} \times A$  and the associated conduction losses per chip area, GaN is therefore advantageous for use in low-voltage power conversion. At the same time, GaN has low switching losses due to the reduced chip area compared to Si MOSFETs, which are benchmarked in the FOM  $R_{ON} \times Q$  (onresistance × gate charge  $Q_{G}$ , gate-drain charge  $Q_{GD}$ , or output  $Q_{OSS}$ ). The faster-switching frequencies and better performance of GaN devices enable higher power densities with higher efficiencies than silicon-based converter designs.

In addition to these better FOMs, it has another property: it has a lateral device structure. This makes it possible to integrate further transistors or other active or passive components to the power transistor on chip in order to realize circuits, functions or topologies, known as GaN power integration or GaN power ICs. These GaN integration is the next step for increasing power density and higher level of integration resulting in a reded bill of material and therefore lower climate impact [6].

In this article, the simplest topology for low-voltage conversion, the non-isolated synchronous buck converter, is analyzed and optimized regarding the power semiconductors. For this purpose, the analysis is described in Section 3, which is the basis for a graphical user interface (GUI) of an application, which calculates the optimal chip area for the power transistors, the efficiency and, based on this, the  $CO_2$  footprint with a corresponding mission profile. Section 4 shows voltage conversion case studies that can be calculated and displayed quickly and easily using the GUI. Section 5 discusses the application of the GUI and the additional possibility of GaN integration in the context of environmental considerations. Finally, Section 6 concludes this article and gives an outlook.

# 3. Theoretical Background

One of the most commonly used topologies in low-voltage conversion is the half-bridge (HB) consisting two power transistors in high-side (HS) and low-side (LS) configuration, see Figure 2. The half-bridge with *LC* filter known as synchronous buck converter can be used for DC-DC conversion like the bus or PoL converter.

But what is the optimum on-resistance of the power transistors in the half-bridge configuration for a given application with specific input voltage  $V_{IN}$ , output voltage  $V_{OUT}$ , switching frequency  $f_{SW}$ , etc.? Which types of losses must be taken into account? And what is the CO<sub>2</sub> footprint for the power devices in the application? In order to answer these questions, in the following an analysis is carried out on the basis of the synchronous buck converter.



Figure 2: Non-isolated DC-DC converter as synchronous buck converter realized with GaN HEMTs or Si MOSFETs.

The calculation of the analysis was carried out with the MATLAB App Designer, which provides a GUI for the input data and the output of the data as well as the visualization. The programming was implemented using the flowchart in Figure 3.

Input data is listed in different categories (see Figure 3):

- 1. Converter: input voltage  $V_{IN}$  in [V], output voltage  $V_{OUT}$  in [V], switching frequency  $f_{SW}$  in [MHz], output current  $I_{OUT,min/nom/max}$  (minimal/nominal/maximal) and a step size for the visualization in [A].
- 2. Power semiconductor: gallium nitride or silicon, calculation with optimal on-resistance or alternatively input of values for  $R_{ON,HS/LS}$  in [m $\Omega$ ].
- 3. Losses: check boxes for the different loss types to be considered. These include conduction losses  $P_{\text{COND}}$ , switching losses  $P_{\text{SW}}$ , gate drive losses  $P_{\text{G}}$ , reverse recovery losses  $P_{\text{QRR}}$ , output capacitance charge losses  $P_{\text{QOSS}}$ , diode conduction losses  $P_{\text{DIODE}}$  (with input of a specific dead time in [ns]), inductor losses  $P_{\text{L}}$ , control losses  $P_{\text{CONT}}$  (with input of a power consumption in [mW]), and losses of the common source impedance CSI (with input of a source impedance in [pH]).
- 4. Passives: inductor *L* parameters like inductance in [nH], DC resistance in [m $\Omega$ ] and average of AC losses (over output current) in [mW] and output capacitor  $C_{OUT}$  parameters like the capacitance in [ $\mu$ F] and equivalent series resistance ESR in [m $\Omega$ ].
- 5. Life cycle assessment: mission profile with input of the working hours per day in [h] and as check boxes the basis of the weighted efficiency (CEC, EU, peak efficiency, or efficiency at a specific load level in [%]) and the CO<sub>2</sub> emission per kWh [kg×CO<sub>2eq</sub>/kWh] of the electricity.
- CO<sub>2</sub> footprint: manufacturing with inputs of required electricity in [kWh/cm<sup>2</sup>], yield in [%], wafer diameter in [mm], dicing street width in [μm], climate change per wafer in [kgCO<sub>2eq</sub>], surcharge in [%] as a check box if the package is included and the CO<sub>2</sub> emission per kWh [kg×CO<sub>2eq</sub>/kWh] of the electricity.

The input data is the basis for the calculations.

Material (GaN or Si)-dependent parameters are required to calculate the optimum on-resistances and the losses. These are listed in Table 4 in the appendix. The data is taken from [7, 8].



Figure 3: Flow chart of the application of the GUI.

## 3.1 Calculation of the Optimal On-Resistance and Die Size

The HB consists of two transistors, LS and HS transistor, as shown in Figure 2. In case of the GaN technology, these two transistors can be integrated in one die, to increase the power density and reduce parasitic inductances as well as assembly effort [9]. There is already extensive work of monolithically integrated GaN half-bridges [10], which led to the commercialization of 100 V half-bridge GaN ICs several years ago [11]. For high step-down applications, asymmetric GaN half-bridges were developed. It has also been demonstrated that monolithic GaN half-bridges can be operated at higher voltages up to 400 V [12–14]. A parameter for the HB design is the gate width ratio between the gate width of the HS and LS transistor  $W_{G,H5/LS}$  given by:  $k_G = W_{G,LS}/(W_{G,H5} + W_{G,L5}) = W_{G,LS}/W_{G,tot}$ . The gate width is inversely proportional to the onresistance  $R_{ON}$ , and proportional to the area of the respective transistor. One objective is to calculate the optimal on-resistances at maximizing switching device efficiency at a given load condition in the synchronous buck converter or in a general buck converter.

In many buck or boost converters a  $k_G = 50\%$  (symmetric half-bridge) is used due to the same HS and LS device selection, but this is not the best choice for many conversion applications. In this context, the duty cycle *DC* of the LS conduction time during a switching period plays and important role. The duty cycle is given by  $DC = V_{OUT}/V_{IN}$  for the buck converter in steady state [15] in continuous conduction mode (CCM) and critical conduction mode (CRM).

The following considerations can be made from the device losses. The conduction losses are not frequencydependent, but the commutation losses are, which also depend on the load current. The optimum onresistance can be calculated as follows

$$R_{\text{ON,HS/LS,opt}} = \frac{1}{I_{\text{OUT,nom}} \cdot \sqrt{j}} \cdot \sqrt{\left(\frac{V_{\text{IN}}}{2} \cdot k \cdot Q_{\text{SW,A}}\right) \cdot \left(I_{\text{OUT,nom}} + \Delta I_{\text{EQ}} + \Delta I_{\text{EQRR}}\right) \cdot f_{\text{SW}}} [8], \tag{1}$$

whereas k is a composite variable (listed in Table 4) and j = DC for HS or j = DC-1 for LS. The derivation is explained in detail in [8]. To calculate the chip or die area, only the  $R_{ON} \times A$  must be divided by the  $R_{ON,HS/LS,opt}$ :  $A_{HS/LS} = R_{ON} \times A/R_{ON,HS/LS,opt}$ . An optimal on-resistance ratio can be calculated as follows  $k_{ON,opt} = R_{ON,HS}/(R_{ON,HS} + R_{ON,LS})$ .

Another approach is the derivation according to [9] and the calculation via the optimum gate width ratio as follows

$$k_{\rm G,opt} = \frac{\sqrt{DC - DC^2 + DC - 1}}{2DC - 1} [9], \tag{2}$$

which is much simpler and does not need to include any complex parameters or normalized parameters, only the *DC*. The formula is simply derived from conduction losses depending on  $k_G$ , *DC*:  $P_{COND}(k_G, DC)$ . It is valid that  $k_{G,opt} = k_{ON,opt}$  for *DC* between 20-80%! This show that consideration of the switching losses in the formula according to formula (1) does not play a role. The optimum on-resistances can also be calculated from this optimum gate width ratio  $k_{G,opt}$ . Figure 4 shows the optimal gate width ratio  $k_{G,opt}$  as function of duty cycle *DC*. The analysis proves that the linear relationship  $DC = 1-k_{G,opt}$  does not apply (see Figure 4 dashed line). The optimum gate width ratio of 50% corresponds to a symmetrical half-bridge. If the converter operates with a different *DC*, the result is a different  $k_{G,opt}$ . However, not only conduction losses but also switching losses have a large contribution to the total losses in a buck converter. At extreme *DC* between 20-80%, the relationship in equation (2) no longer applies because the max. saturation current of the smaller transistor decreases and the switching and conduction losses are affected [16].



Figure 4: Optimal gate width ratio  $k_{G,opt}$  as function of duty cycle *DC*. The dashed line represents the non-valid linear relationship.

#### 3.2 Calculation of the Losses and Efficiency of the Synchronous Buck Converter

The basis of the calculation of the losses for the synchronous buck converter is, that it is operated at hardswitching mode. In the context of the synchronous buck converter, the HS transistor is also called the control switch and the LS synchronous rectifier. The operating case of CCM or CRM therefore applies. GaN transistors largely exhibit behavior similar to that of Si-based devices, allowing them to be assessed using comparable performance metrics. Because of this similarity, GaN transistors can be optimized in a manner akin to Si MOSFETs—by balancing static and dynamic losses through appropriate die sizing. Static losses refer to components that remain unaffected by switching frequency, whereas dynamic losses are highly dependent on it. It is generally assumed that while all device parameters scale with die size, the device FOMs ( $R_{ON} \times A$ ,  $R_{ON} \times Q$ , ...) remain constant. Although the specific application may vary, the key loss components can be easily; only their relative contributions change based on the application and operating frequency. However, for GaN power transistors, the proportions of these loss components differ from those in Si MOSFETs, leading to different optimal die size selections. To gain a deeper understanding, we begin by breaking down the total power transistor losses as follows

$$P_{\text{LOSS,tot}} = P_{\text{COND}} + P_{\text{SW}} + P_{\text{G}} + P_{\text{QRR}} + P_{\text{QOSS}} + P_{\text{DIODE}} + P_{\text{L}} + P_{\text{CONT}}$$
[15], (3)

whereby the common source inductance CSI can also be taken into account in the switching losses.

In order to calculate the conduction losses  $P_{COND}$ , a ripple of the inductor current  $\Delta I_L$  must first be calculated, which depends on the conversion ratio  $V_{IN}-V_{OUT}$ , the turn-on ratio *DC* and the switching frequency  $f_{SW}$  as well as the inductance *L* as follows

$$\Delta I_{\rm L} = \frac{(V_{\rm IN} - V_{\rm OUT}) \cdot DC}{f_{\rm SW} \cdot L}$$
[15]. (4)

With the ripple inductor current, a turn-on/off inductor current  $I_{L,ON/OFF} = I_{OUT} \pm \Delta I_L/2$  can be determined, which are required for the calculation of the switching losses. With  $\Delta I_L$ , the ripple of the output voltage  $\Delta V_{OUT}$  at nom. output current  $I_{OUT,nom}$  can be calculated as follows

$$\Delta V_{\rm OUT} = \sqrt{\left(\frac{\Delta I_L}{8 \cdot C_{\rm OUT} \cdot f_{\rm SW}}\right)^2 + (\Delta I_L \cdot {\rm ESR})^2} [15].$$
(5)

Also, with the  $\Delta I_L$ , the conduction losses for HS/LS can be calculated as follows

$$P_{\text{COND,HS/LS}} = \left( I_{\text{OUT}}^2 + \frac{I_{\text{OUT}}^2}{12} \right) \cdot R_{\text{ON,HS/LS}} \cdot j \quad [15],$$
(6)

whereas j = DC for HS or j = DC-1 for LS. The conduction losses  $P_{COND}$  result from the sum of HS and LS conduction losses.

The switching losses  $P_{SW}$  can be calculated using idealized waveforms for turn-on and turn-off processes as shown in Figure 5.



Figure 5: Idealized switching waveforms used for calculating switching loss for turn-on and -off process.

If the effect of CSI is ignored, this cannot lead to accurate loss predictions. The CSI must be determined using the parametric extraction simulation program and provides an additional resistive contribution  $R_{CSI}$  which is added to the gate resistance  $R_{G}$ . For this, the transconductance  $g_m = (2 I_{OUT})/(V_{PL}-V_{TH})$  and gate-source capacitance  $C_{GS,HS/LS} = Q_{GS2,A}/(R_{ON,HS/LS} \cdot V_{PL})$  must be calculated, which leads to the equivalent CIS impedance  $R_{CIS}$  as follows.

$$R_{\rm CSI,HS/LS} = \frac{L_{\rm S} \cdot g_m}{c_{\rm GS,HS/LS}} \quad [15].$$

All the parameters required to determine the switching losses for both transistors have now been calculated. Taking CSI into account, the following formulas result (details can be found in [15]):

$$P_{\text{SW,ON,HS/LS}} = \frac{V_{\text{IN}} \cdot I_{\text{L,ON/OFF}} \cdot f_{\text{SW}}}{2} \cdot \left( \frac{Q_{\text{GD,A}} \cdot R_{\text{G,ON}}}{R_{\text{ON,HS/LS}} \cdot (V_{\text{DRV}} - V_{\text{PL}})} + \frac{Q_{\text{GS2,A}} \cdot (R_{\text{G,ON}} + R_{\text{CS1,HS/LS}})}{R_{\text{ON,HS/LS}} \cdot (V_{\text{DRV}} - \left(\frac{V_{\text{PL}} + V_{\text{TH}}}{2}\right))} \right),$$

$$P_{\text{SW,OFF,HS/LS}} = \frac{V_{\text{IN}} \cdot I_{\text{L,ON/OFF}} \cdot f_{\text{SW}}}{2} \cdot \left( \frac{Q_{\text{GD,A}} \cdot R_{\text{G,OFF}}}{R_{\text{ON,HS/LS}} \cdot V_{\text{PL}}} + \frac{Q_{\text{GS2,A}} \cdot (R_{\text{G,ON}} + R_{\text{CS1,HS/LS}})}{R_{\text{ON,HS/LS}} \cdot \left(\frac{V_{\text{DRV}} - \left(\frac{V_{\text{DL}} + V_{\text{TH}}}{2}\right)}{2}\right)}{R_{\text{ON,HS/LS}} \cdot \left(\frac{V_{\text{DRV}} - \left(\frac{V_{\text{DL}} + V_{\text{TH}}}{2}\right)}{R_{\text{ON,HS/LS}} \cdot \left(\frac{V_{\text{DL}} + V_{\text{TH}}}{2}\right)}{R_{\text{ON,HS/LS}} \cdot \left(\frac{V_{\text{DL}} + V_{\text{TH}}}{2}\right)} \right)$$
(8)

»Green ICT @ FMD«

If CSI is not to be taken into account, the impedance  $R_{CIS,HS/LS}$  can be set to zero accordingly. The sum of the switching losses  $P_{SW,HS/LS}$  for both transistors and the total switching losses  $P_{SW}$  can now be calculated from the turn-on and turn-off parts.

Another type of loss is gate drive losses  $P_G$ , which can make a significant contribution, particularly at high switching frequencies. These losses can be calculated as follows

$$P_{\rm G,HS/LS} = \frac{Q_{\rm G,A}}{R_{\rm ON,HS/LS}} \cdot V_{\rm DRV} \cdot f_{\rm SW}$$
[15]. (9)

The sum can again be calculated from the parts for HS and LS.

A further loss part is the reverse recovery losses  $P_{QRR}$ . For GaN transistors, the reverse recovery charge  $Q_{RSS}$  is almost zero (see Table 4), but not for Si MOSFETs, which is why it must also be taken into account. The losses can be calculated as follows

$$P_{\text{QRSS,HS/LS}} = \frac{Q_{\text{RSS,A}}}{R_{\text{ON,HS/LS}}} \cdot V_{\text{IN}} \cdot f_{\text{SW}} \text{ [15].}$$
(10)

The sum can again be calculated from the parts for HS and LS.

The output capacitance losses  $P_{QOSS}$  are only dependent on the input voltage. In the output capacitance  $C_{OSS}$ , an energy is stored that must be taken into account and is therefore drain-source  $V_{DS}$  or  $V_{IN}$  dependent. The losses are calculated as follows

$$P_{\text{QOSS,HS/LS}} = \frac{Q_{\text{OSS,A}}}{R_{\text{ON,HS/LS}}} \cdot V_{\text{IN}} \cdot f_{\text{SW}}$$
[15]. (11)

The sum of both transistor parts can also be calculated here.

Only the LS transistor or synchronous rectifier in the buck converter incurs diode conduction, which is a function of the effective dead time. For both cases the diode conduction time can be calculated: for turn-off (falling of switch-node voltage) the time  $t_{FALL} = (Q_{OSS,A}/R_{ON,LS})/I_{L,OFF}$  can be calculated and for turn-on (rising of switch-node voltage) the diode conduction time  $t_{DIODE} = t_{DEAD}-t_{FALL}$  can be calculated. These losses can then be calculated as follows

$$P_{\text{DIODE,ON/OFF}} = V_{\text{F}} \cdot I_{\text{L,ON/OFF}} \cdot t_{\text{DEAD/DIODE}} \cdot f_{\text{SW}} \quad [15]. \tag{12}$$

The sum here consists of the parts of the turn-on and turn-off process.

Another component in the synchronous buck converter that causes losses besides the power transistors is the inductor *L*. The DC and AC losses play a role here and can be calculated as follows

$$P_{\rm L} = I_{\rm OUT}^2 \cdot DCR + P_{\rm AC,AV}$$
 [15], (13)

whereas *DCR* is the DC resistance and  $P_{AC,AV}$  is the average AC losses of the inductor with a specific operation point of the output current range. The AC losses are dependent of the ripple current  $\Delta I_L$  and also of the core losses. Some manufacturer of power inductors provides a calculator for AC and/or core losses.

The last portion of losses that are taken into account are the losses due to the control  $P_{COND}$ , which can be specified as a value.

The sum of the losses can be calculated and also split into HS and LS transistor. Using the output power  $P_{OUT} = I_{OUT} \cdot V_{OUT}$ , the efficiency  $\eta = P_{OUT} / (P_{OUT} + P_{LOSS,tot})$  can be calculated (see Figure 3). Weighted efficiencies can be calculated on the basis of the efficiency, which are used to calculate the CO<sub>2</sub> emission caused by the losses. Two different weighted efficiencies can be calculated in the application, which are developed for inverters: the CEC (California Energy Commission)  $\eta_{CEC}$  and European average  $\eta_{EU}$  (see Table 5 from [17]). Alternatively, a specific load level (as example at 50%  $\eta_{50\%}$ ) or the peak efficiency  $\eta_{PEAK}$  can be defined for the calculation of CO<sub>2</sub> emission per kWh of the converter losses.

### 3.3 CO<sub>2</sub> Impacts

A simple life cycle assessment (LCA), which considers only the usage phase, can also be performed with the application. The basis is a simple mission profile with inputs of the converter's operating hours, the weighted efficiency, and a value of the CO<sub>2</sub> emission in [kg×CO<sub>2eq</sub>/kWh] for the electricity mix, which is highly country-dependent. The value in 2024 for Germany was 0.363 kg×CO<sub>2eq</sub>/kWh [18]. Using the weighted efficiency and the nominal output power, the CO<sub>2</sub> emission in [kg×CO<sub>2eq</sub>/kWh] for the losses per day or per year are calculated.

Furthermore, the CO<sub>2</sub> footprint of the power device can be determined using the chip/die area, which was optimized in Section 3.1. In addition to the CO<sub>2</sub> emissions of the electricity mix (in [kg×CO2eq/kWh]), further production-dependent parameters are required for manufacturing of the devices. The country of use of the DC-DC converter does not have to correspond to the country of manufacture of the semiconductors, which means that the electricity mixes and CO<sub>2</sub> emissions can be different. A cradle-to-gate LCA of GaN power semiconductors was performed in [19], from which the production-dependent parameters were taken. This includes the required electricity for the production machines in [kWh/cm<sup>2</sup>], the yield of the wafer in [%], der wafer diameter in [mm], the dicing street width in [µm], because this area cannot be used, climate change per wafer in [kg×CO2eq/kWh], and a surcharge in [%] if the package should be considered. Typical values are given in the Table 5 based on [19, 20]. The value of the climate change per wafer, is a value for the resources use of minerals, metals, etc. An comparison between an Si-based and GaN-based converter is also be presented in [6].

## 4. Case Studies on Voltage Conversion Scenarios

In Section 3, the basis and analysis for calculating losses, efficiency, and finally,  $CO_2$  emissions and footprint were laid. This analysis was implemented in an application and GUI using the MATLAB app design. Figure 6 shows a screenshot of the GUI. The application has more than 1500 lines of code. This application can be used to quickly calculate and compare many different voltage conversions scenarios and the two types of GaN vs. Si power transistors.



Figure 6: Screenshot of the GUI, which is implemented with the MATLAB app designer.

At this point a concrete comparison is carried out with the application and the following input parameters:

- 1. Converter:  $V_{IN} = 48$  V,  $V_{OUT} = 12$  V,  $f_{SW} = 200$  kHz and 1 MHz,  $I_{OUT,min/nom/max} = 0/10/20$  A with a step size of 0.1 A.
- 2. Power semiconductor: **GaN and Si**, calculation with optimal on-resistance.
- 3. Losses: all type of loss included, dead time  $t_{DEAD} = 5$  ns, control losses  $P_{COND} = 150$  mW, common source impedance CSI with  $L_s = 110$  pH.
- 4. Passives: inductor with *L* = 5600 nH, *DCR* = 3.7 m $\Omega$ , *P*<sub>AC,AV</sub> = 110 mW and output capacitor with C<sub>OUT</sub> = 120 µF, ESR = 10 m $\Omega$ .
- 5. Life cycle assessment: 24 h working hours per day, CEC weighted efficiency, 0.354 kg×CO2eq/kWh  $CO_2$  emission for the electricity mix.

The results for GaN and Si from the application are inserted in Table 1 for 200 kHz and Table 3 for 1 MHz. It can be seen that the better FOMs ( $R_{ON} \times A$ ,  $R_{ON} \times Q$ ) are reflected in lower on-state resistances for GaN compared to Si, with lower losses at the same time and larger chip area for Si. An important parameter in this comparison is the switching frequency. While the switching and conduction losses are balanced in GaN, the conduction losses dominate in Si. Despite the higher chip area consumption in Si, the CO<sub>2</sub> footprint is very similar to that of GaN and in some cases even better (e.g., at 1 MHz, see Table 3), becomes visible in the higher maturity of the technology and the associated manufacturing parameters (wafer size, yield, etc.). But the efficiency can always be higher with GaN than with Si! This results in less loss and lower CO<sub>2</sub> emissions over a certain mission profile. With the mission profile of 24 working hours of the converter, which is realistic for a data center, and the weighted efficiency, this results in a saving of 15/27 g×CO<sub>2eq</sub> per day for 200 kHz/1 MHz, which adds up to 6.679/9.996 kg×CO<sub>2eq</sub> per year for only one synchronous buck converter! It should be noted that, for example, one processor requires one corresponding PoL converter.

#### Take away:

- GaN power transistors can always be more efficient than Si!
- Chip area can also be saved with GaN.
- Higher efficiencies have a lower CO<sub>2</sub> impact due to the reduction of losses and therefore lower power consumption of the converter.
- Even small efficiency increases of a few percent or per mil can add up to extreme CO<sub>2eq</sub> savings for a certain mission profile or sheer number of converters required.
- The CO<sub>2</sub> footprint of GaN and Si is similar.
- The efficiency decreases with increasing frequency, but at the same time the size of the passive components, especially the power inductor, shrinks, which was not considered in this LCA.



#### Table 1: Results of the application for GaN and Si at 200 kHz

| Parameter                    | GaN                                                        | Si                                                     |
|------------------------------|------------------------------------------------------------|--------------------------------------------------------|
| PLOSS,HS                     | Power loss                                                 | 5 Power loss                                           |
| ·                            | ≥ 3P_COND                                                  |                                                        |
|                              | <u>د</u> ۹۶w                                               | 2 4P <sub>SW</sub>                                     |
|                              | <u>P</u> <sub>G</sub>                                      | <u>Š</u> 3 – P <sub>G</sub>                            |
|                              |                                                            | Por 2                                                  |
|                              |                                                            |                                                        |
|                              | ы<br>Б<br>О                                                | Н<br>Ц                                                 |
|                              | 0 5 10 15                                                  | 20 0 5 10 15 20                                        |
|                              | Output current I <sub>OUT</sub> [A]                        | Output current IOUT [A]                                |
| $P_{\rm LOSS,LS}$            | 5 Power loss                                               | 10 Power loss                                          |
|                              | ≥ 4                                                        |                                                        |
|                              | <u>وَ</u> ع                                                | 8 Psw                                                  |
|                              | <sup>SS</sup> 2 Para                                       | <u> </u>                                               |
|                              |                                                            |                                                        |
|                              |                                                            |                                                        |
|                              |                                                            |                                                        |
|                              | -10510<br>0 5 10 15<br>Output current I <sub>OUT</sub> [A] | 20 0 5 10 15 20<br>Output current I <sub>OUT</sub> [A] |
| <b>P</b> <sub>LOSS,tot</sub> | 20 - Power loss                                            | 25 - Power loss                                        |
|                              | $\sum \sum$                                                |                                                        |
|                              | S 15                                                       | SSC 20                                                 |
|                              |                                                            | a <sup>⊥</sup> 15                                      |
|                              | sses                                                       | § 10                                                   |
|                              | <u><u>o</u> 5</u>                                          |                                                        |
|                              | lota                                                       | Lota                                                   |
|                              |                                                            | 20 0 5 10 15 20                                        |
|                              |                                                            |                                                        |
| η                            | 100 Efficiency                                             | 100 Efficiency                                         |
|                              | <b>95</b>                                                  | - 95                                                   |
|                              | <u> </u>                                                   | 90                                                     |
|                              | ट्रे 85                                                    | ₽ 85 - /                                               |
|                              | - 08 😇                                                     | - 08 -                                                 |
|                              | 击 75                                                       | □ 击 75 -                                               |
|                              | 70                                                         | 70                                                     |
|                              | 0 5 10 15<br>Output current I <sub>OUT</sub> [A]           | 20 0 5 10 15 20<br>Output current I <sub>OUT</sub> [A] |
| $A_{HS}$                     | 0.764 mm <sup>2</sup>                                      | 1.219 mm <sup>2</sup>                                  |
| ALS                          | 1.323 mm <sup>2</sup>                                      | 2.112 mm <sup>2</sup>                                  |
| A <sub>tot</sub>             | 2.087 mm <sup>2</sup>                                      | 3.331 mm <sup>2</sup>                                  |
| R <sub>ON.HS</sub>           | 26.19 mΩ                                                   | 49.21 mΩ                                               |
| R <sub>ON,LS</sub>           | 15.12 mΩ                                                   | 28.41 mΩ                                               |
| k <sub>on,opt</sub>          | 0.63                                                       | 0.63                                                   |
| $k_{\rm G,opt}$              | 0.63                                                       | 0.63                                                   |
| $\Delta V_{OUT}$             | 0.02                                                       | 0.02                                                   |
| kg×CO <sub>2eq</sub> /day    | 0.087 kg×CO <sub>2eg</sub>                                 | 0.114 kg×CO <sub>2eg</sub>                             |
| kg×CO <sub>2eq</sub> /year   | 31.753 kg×CO <sub>2eg</sub>                                | 41.749 kg×CO <sub>2eq</sub>                            |
| $CO_2$ footprint             | 0.08101 kg×CO <sub>2eq</sub>                               | 0.07852 kg×CO <sub>2eg</sub>                           |

#### Table 2: Results of the application for GaN and Si at 1 MHz

## 5. Discussion

Our distinct case studies have been conducted to analyze voltage conversion scenarios using synchronous buck converters—comparing GaN and Si technologies, and switching frequencies of 200 kHz vs. 1 MHz. The results are summarized and visualized in Table 1 and Table 3. These scenarios are evaluated not only in terms of performance but also with regard to LCA considerations. Fundamentally, the methodology presented is applicable to a wide range of use cases for optimization and analysis. The key converter parameters are  $V_{IN}$ ,  $V_{OUT}$ ,  $I_{OUT}$ , and  $f_{SW}$ . These factors are crucial for designing the power stage or half-bridge. From a converter perspective, efficiency is the most critical performance metric, followed closely by power density, which is influenced by the load conditions and the characteristics of the passive components. In practice, regulatory energy efficiency requirements typically apply only to complete systems—such as uninterruptible power supplies (UPS), servers, and computers—but not specifically to their internal (auxiliary) DC-DC converters. Moreover, standards like CEC or EU weighted efficiency metrics, common for inverters, do not exist for DC-DC converters. Only the Energy Star® program provides minimum efficiency requirements for these devices (e.g., for rated output power ≤500 W, 70/82/89/85% efficiency at 10/20/50/100% load, respectively [21]). Consequently, peak efficiency remains a key evaluation criterion, and accurate analysis requires knowledge of the load profile, user behavior, or mission profile. In data centers, the mission profile is often calculated using the maximum output current.

Various FOMs, such as  $R_{ON} \times A$ ,  $R_{ON} \times Q$  or price  $\times R_{ON}$ , are used to evaluate power semiconductors and materials, as referenced in [6, 22]. These FOMs can be used to estimate conduction and switching losses. In terms of environmental impact, a key LCA consideration is the device's total CO<sub>2eq</sub> emissions over its lifecycle. Both Si MOSFETs and GaN HEMTs show comparable CO<sub>2</sub> footprint values, although packaging which was considered only as a surcharge—adds a significant contribution. This emission factor can be easily extrapolated by multiplying the CO<sub>2eq</sub> value by the expected energy consumption (in kWh). A comprehensive LCA also includes categories such as climate change, ozone depletion, and resource usage [19]. As GaN technology continues to mature, its  $CO_2$  footprint is expected to decrease further. Advancements in manufacturing processes, higher production volumes, and improved material utilization contribute to a lower environmental impact over time. Additionally, ongoing innovations in packaging and wafer-level integration enhance the overall efficiency and sustainability of GaN devices. This trend supports the growing adoption of GaN in applications where both performance and environmental considerations are critical. Replacing Si MOSFETs with GaN HEMTs can reduce semiconductor chip area and thereby lower CO<sub>2eg</sub>. Furthermore, due to their vertical structure, Si MOSFETs require packaging, which further increases their environmental footprint. In contrast, low-voltage GaN HEMTs, with their lateral structure, enable chipscale or flip-chip packaging, minimizing material usage. GaN's low capacitance allows for higher switching frequencies, which in turn enables smaller passive components, reducing copper usage in inductors and shrinking PCB size. Additionally, GaN-based topologies and functional integration reduce packaging and PCB area even further. This makes GaN integration an attractive option for achieving more compact, material-efficient, and environmentally sustainable power stages. As a result, 48 V GaN-based power stages are increasingly adopted in data centers and applications like drones and electric motors, where size, efficiency, and sustainability are paramount [4].

#### Take away:

- The CO<sub>2</sub> footprint of GaN could decrease further with higher maturity.
- The lateral structure of GaN transistors allows flip-chip assembly, which has CO<sub>2</sub> savings compared to conventional package solutions.
- The GaN integration of topologies and functionalities could further reduce the CO<sub>2</sub> footprint and impact.

# 6. Conclusion and Outlook

Drawing upon the analysis presented, the increasing energy demands of ICT systems, particularly within data centers, highlight the urgent need for more energy-efficient power supply solutions. Our investigation has focused on low-voltage power conversion stages, such as bus and PoL converters, where efficiency improvements offer the greatest impact due to high conversion losses. GaN power ICs emerge as a superior alternative to traditional Si for these applications. GaN devices exhibit better performance FOMs, leading to higher energy efficiency through lower conduction and switching losses. This enhanced efficiency directly translates into significant CO<sub>2eq</sub> savings over the operational lifetime of the converter, which is critical for long-running applications like data centers. Even small efficiency gains accumulate into substantial CO<sub>2eq</sub> reductions for numerous converters. While the manufacturing CO<sub>2</sub> footprint is currently similar to Si, it is expected to improve as GaN technology matures. Furthermore, GaN's lateral structure facilitates GaN power integration and enables compact designs with potentially reduced material usage by minimizing packaging and PCB area. In summary, GaN power ICs offer crucial advantages in terms of efficiency and operational CO<sub>2</sub> emissions, positioning them as essential components for building more sustainable ICT power systems.

As GaN technology continues to mature, its environmental impact is expected to improve further—not only due to more efficient semiconductor fabrication but also through increased levels of functional integration. However, to fully assess the life cycle advantages of GaN-based converters, a more comprehensive LCA is needed—one that includes all components within the power converter system, such as inductors, capacitors, packaging materials, and the PCB. Higher switching frequencies enabled by GaN may reduce the size and material use of passive components, but these trade-offs must be quantified holistically. Future studies should therefore focus on the system-level environmental footprint of integrated GaN solutions, considering both direct (e.g., chip and packaging) and indirect (e.g., reduced copper, smaller form factor) contributions to sustainability.

## 7. Acknowledgment

This research was funded German Federal Ministry of Research, Technology and Space (BMFTR) through the project GreenICT@FMD (FKZ: 16ME0496).

# 8. Appendix

| Table 3: Material-dependent parameters for the calculation of the optimal on-resistances and the |
|--------------------------------------------------------------------------------------------------|
| losses. The data is taken from [7,8].                                                            |

| Parameter             | Description                                              | Unit     | GaN   | Si    |
|-----------------------|----------------------------------------------------------|----------|-------|-------|
| $R_{\rm ON} \times A$ | Area specific on-resistance <sup>1</sup>                 | [mΩ×mm²] | 20    | 60    |
| $R_{\rm ON} \times Q$ | On-resistance times gate charge <sup>1</sup>             | [mΩ×nC]  | 30    | 180   |
| $Q_{ m GS2,A}$        | Gate charge between device threshold and plateau         | [pC/Ω]   | 7     | 35    |
|                       | voltage per normalized die area @rated I <sub>Ds</sub>   |          |       |       |
| $Q_{\rm GD,A}$        | Miller charge per normalized die area @ $V_{	extsf{IN}}$ | [pC/Ω]   | 21    | 55    |
| $Q_{\mathrm{G,A}}$    | Total normalized gate charge @5 V rated $V_{DRV}$        | [pC/Ω]   | 73    | 290   |
| $Q_{\rm OSS,A}$       | Total normalized device output charge @V <sub>IN</sub>   | [pC/Ω]   | 290   | 375   |
| $Q_{\rm RSS,A}$       | Total normalized device diode reverse recovery charge    | [pC/Ω]   | 0     | 520   |
|                       | @rated Is                                                |          |       |       |
| $Q_{\rm SW,A}$        | Total normalized switching charge from reaching          | [pC/Ω]   | 28    | 90    |
|                       | threshold to end of plateau <sup>1</sup>                 |          |       |       |
| $V_{	ext{TH}}$        | Gate-source threshold voltage                            | [V]      | 1.4   | 3.0   |
| $V_{PL}$              | Plateau voltage @rated I <sub>DS</sub>                   | [V]      | 2.3   | 4.6   |
| $V_{F}$               | Forward drop @ rated I <sub>DS</sub>                     | [V]      | 2.3   | 0.9   |
| $V_{DRV}$             | Drive voltage                                            | [V]      | 5     | 10    |
| $R_{\rm G,ON}$        | Gate resistance for turn-on                              | [Ω]      | 2.6   | 3     |
| $R_{G,OFF}$           | Gate resistance for turn-off                             | [Ω]      | 1.1   | 2.5   |
| k <sub>on</sub>       | $R_{G}/(V_{DRV}-V_{PL})$ ; composite variable            | [1/A]    | 0.963 | 0.556 |
| $k_{\rm OFF}$         | $R_{G}/V_{PL}$ ; composite variable                      | [1/A]    | 0.478 | 0.544 |

| k                     | $k_{ON}+k_{OFF}$ ; composite variable | [1/A] | 1.441 | 1.099 |
|-----------------------|---------------------------------------|-------|-------|-------|
| $\Delta I_{\rm EQ}$   | Composite variable <sup>1</sup>       | [A]   | 7.7   | 5     |
| $\Delta I_{\rm EQRR}$ | Composite variable <sup>1</sup>       | [A]   | 0     | 10.5  |
| 4                     |                                       |       |       |       |

<sup>1</sup> @ 100 V for GaN, @ 80 V for Si

| Table 4. calculation of composition of the weighted efficiencies [17]. | Table 4: Calculation | or composition | of the weighted | efficiencies [17]. |
|------------------------------------------------------------------------|----------------------|----------------|-----------------|--------------------|
|------------------------------------------------------------------------|----------------------|----------------|-----------------|--------------------|

| Weighted<br>Efficiency | <b>η</b> 5%  | <b>η</b> <sub>10%</sub> | <b>η</b> 20% | <b>η</b> <sub>30%</sub> | <b>η</b> 50% | <b>ŋ</b> 75% | <b>η</b> 100% |
|------------------------|--------------|-------------------------|--------------|-------------------------|--------------|--------------|---------------|
| η <sub>сес</sub>       | -            | 0.04                    | 0 <b>.05</b> | 0.12                    | 0.21         | 0.53         | 0 <b>.05</b>  |
| <b>η</b> ευ            | 0 <b>.03</b> | 0 <b>.06</b>            | 0.13         | 0.10                    | 0.48         | -            | 0 <b>.20</b>  |

Table 5: Typical values for the manufacturing of GaN and Si power transistors [19,20].

| Parameter                | Unit                   | GaN | Si   |
|--------------------------|------------------------|-----|------|
| Required electricity     | [kWh/cm <sup>2</sup> ] | 2   | 2.54 |
| Yield                    | [%]                    | 90  | 90   |
| Wafer diameter           | [mm]                   | 200 | 300  |
| Dicing street width      | [µm]                   | 100 | 100  |
| Climate change per wafer | [kg×CO2eq/kWh]         | 600 | 600  |
| Surcharge (Package)      | [%]                    | 20  | 20   |

### 9. References

- [1] S. Taranovich, "Data center power in 2019," EDN, 18 Jun., 2019. https://www.edn.com/data-centerpower-in-2019/ (accessed: Mar. 18 2025).
- [2] Infineon Technologies AG, "Enhancing AI datacenter PSUs with hybrid-Si, SiC, and GaN power devices," [Online]. Available: https://www.infineon.com/dgdl/Infineon-Enhancing AI data center PSUs-Whitepaper-v01 00-EN.pdf?fileId=8ac78c8c95d1335f0195fb215fab5eaa&da=t
- [3] D. Reusch and J. Glaser, Getting from 48 V to load voltage. [Online]. Available: https:// www.powersystemsdesign.com/getting-from-48-v-to-load-voltage/35 (accessed: 12.01.22).
- [4] Yole, "Power GaN 2024: Market and Technology Report 2022," 2024. [Online]. Available: www.yole.fr
- [5] S. Account, "New 40 V GaN Power Transistor from EPC Targets Low-Voltage Silicon Strongholds," Efficient Power Conversion Corporation, 06 May., 2025. https://epc-co.com/epc/about-epc/events-andnews/news/artmid/1627/articleid/3213/new-40-v-gan-power-transistor-from-epc-targets-low-voltagesilicon-strongholds (accessed: May 16 2025).
- [6] M. Basler, S. Mönch, R. Reiner, F. Benkhelifa, and R. Quay, "Monolithically Integrated GaN Power Stage for More Sustainable 48 V DC-DC Converters," Electronics, vol. 13, no. 7, 2024, doi: 10.3390/electronics13071351.
- [7] A. Lidow, "The Path Forward for GaN Power Devices," in 2020 IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia), 2020, pp. 1–3.
- [8] J. Strydom, "Selecting eGaN® FET Optimal On-Resistance: White Paper WP011," [Online]. Available: https://epc-co.com/epc/Portals/0/epc/documents/papers/Selecting%20eGaN%20FET%20Optimal%20On-Resistance.pdf
- [9] M. Basler et al., "High-Power Density DC-DC Converters Using Highly-Integrated Half-Bridge GaN ICs," in PCIM Europe digital days 2021; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, 2021, pp. 1–8.
- [10] S. Ujita et al., "A compact GaN-based DC-DC converter IC with high-speed gate drivers enabling high efficiencies," in 2014 IEEE 26th International Symposium on Power Semiconductor Devices & IC's (ISPSD), 2014, pp. 51-54.
- [11] D. Reusch, J. Strydom, and A. Lidow, "Monolithic Integration of GaN Transistors for Higher Efficiency and Power Density in DC-DC Converters," in Proceedings of PCIM Europe 2015; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, 2015, pp. 1–8.
- [12] S. Moench et al., "Monolithic Integrated AlGaN/GaN Power Converter Topologies on High-Voltage

AlN/GaN Superlattice Buffer," *Phys. Status Solidi A*, vol. 218, no. 3, p. 2170014, 2021, doi: 10.1002/pssa.202000404.

- [13] S. Moench et al., "Asymmetrical Substrate-Biasing Effects at up to 350V Operation of Symmetrical Monolithic Normally-Off GaN-on-Si Half-Bridges," in 2019 IEEE 7th Workshop on Wide Bandgap Power Devices and Applications (WiPDA), 2019, pp. 28–35.
- [14] B. Weiss *et al.*, "Substrate biasing effects in a high-voltage, monolithically-integrated half-bridge GaN-Chip," in *2017 IEEE 5th Workshop on Wide Bandgap Power Devices and Applications (WiPDA)*, 2017, pp. 265–272.
- [15] A. Lidow, M. de Rooij, J. Strydom, D. Reusch, and J. Glaser, *GaN transistors for efficient power conversion*. Hoboken NJ: Wiley, 2020.
- [16] Alexander Beeren, "Entwurf und Charakterisierung eines monolithisch integrierten Point-of-Load Wandlers in lateraler GaN-on-Si Technologie," Master Thesis, Universität Reutlingen, Reutlingen, 2019.
- [17] Dunlop E.D., Gracia Amillo A., Salis E., Sample T., Taylor N, "DEVELOPMENT OF TRANSITIONAL METHODS Determination of the Efficiency of Inverters," [Online]. Available: https://susproc.jrc.ec.europa.eu/productbureau//sites/default/files/contentype/product\_group\_documents/1581689975/3\_Inverter\_efficiency\_ Final.pdf
- [18] Umweltbundesamt, *Strom- und Wärmeversorgung in Zahlen*. [Online]. Available: https:// www.umweltbundesamt.de/themen/klima-energie/energieversorgung/strom-waermeversorgung-inzahlen#Strommix (accessed: May 20 2025).
- [19] L. Vauche, G. Guillemaud, J.-C. Lopes Barbosa, and L. Di Cioccio, "Cradle-to-Gate Life Cycle Assessment (LCA) of GaN Power Semiconductor Device," *Sustainability*, vol. 16, no. 2, 2024, doi: 10.3390/su16020901.
- [20] J. A. Warren et al., "Energy Impacts of Wide Band Gap Semiconductors in U.S. Light-Duty Electric Vehicle Fleet," *Environmental science & technology*, vol. 49, no. 17, pp. 10294–10302, 2015, doi: 10.1021/acs.est.5b01627.
- [21] EPA ENERGY STAR, "ENERGY STAR Program Requirements for Computer Servers," [Online]. Available: https://www.energystar.gov/sites/default/files/specs//private/Computer\_Servers\_Program\_ Requirements%20v1.1.pdf
- [22] R. Reiner et al., "Lateral GaN Power Devices and Integrated GaN Power Circuits: Status and Recent Progress," in Components of Power Electronics and their Applications 2023; ETG Symposium, Bad Nauheim, Germany, 2023, pp. 89–96. [Online]. Available: https://ieeexplore.ieee.org/stamp/stamp.jsp? tp=&arnumber=10227691